Edge Triggered Clock with Mtcmos Level Shifter Design for Soc Applications

  • Sinthuja* S
N/ACitations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Level shifter is used to communicate between low core voltage to high input and output voltage. It is an interfacing component between two voltages. Level Shifter enters between different modules for voltage communication without using any additional pin. To minimize power consumption due to different supply voltages in the level shifter circuits, voltage shifting from low to above threshold. MTCMOS is used in this technique along with edge triggered flip flop. In this technique the predicted power consumption reached below 1.5mW from the conventional power consumption. Using Different power supply predicted power consumption is achieved in this Technique.

Cite

CITATION STYLE

APA

Sinthuja*, S. (2020). Edge Triggered Clock with Mtcmos Level Shifter Design for Soc Applications. International Journal of Innovative Technology and Exploring Engineering, 9(5), 1904–1906. https://doi.org/10.35940/ijitee.e2596.039520

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free