Parameterizable decision tree classifier on NetFPGA

7Citations
Citations of this article
9Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Machine learning approaches based on decision trees (DTs) have been proposed for classifying networking traffic. Although this technique has been proven to have the ability to classify encrypted and unknown traffic, the software implementation of DT cannot cope with the current speed of packet traffic. In this paper, hardware architecture of decision tree is proposed on NetFPGA platform. The proposed architecture is fully parameterizable to cover wide range of applications. Several optimizations have been done on the DT structure to improve the tree search performance and to lower the hardware cost. The optimizations proposed are: a) node merging to reduce the computation latency, b) limit the number of nodes in the same level to control the memory usage, and c) support variable throughput to reduce the hardware cost of the tree. © 2013 Springer-Verlag.

Cite

CITATION STYLE

APA

Monemi, A., Zarei, R., Marsono, M. N., & Khalil-Hani, M. (2013). Parameterizable decision tree classifier on NetFPGA. In Advances in Intelligent Systems and Computing (Vol. 182 AISC, pp. 119–128). Springer Verlag. https://doi.org/10.1007/978-3-642-32063-7_14

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free