FPGA Implementation of ADPLL with Ripple Reduction Techniques

  • kumar M
N/ACitations
Citations of this article
6Readers
Mendeley users who have this article in their library.

Abstract

In this paper FPGA implementation of ADPLL using Verilog is presented. ADPLL with ripple reduction techniques is also simulated and implemented on FPGA. For simulation ISE Xilinx 10.1 CAD is used.Vertex5 FPGA (Field Programmable Gate Array) is used for implementation. ADPLL performance improvement, while using ripple reduction techniques is also discussed. The ADPLL is designed at the central frequency of 100 kHz. The frequency range of ADPLL is 0 kHz to 199 kHz. But when it is implemented with ripple reduction techniques, the frequency range observed is from 11 kHz to 216 kHz.

Cite

CITATION STYLE

APA

kumar, M. (2012). FPGA Implementation of ADPLL with Ripple Reduction Techniques. International Journal of VLSI Design & Communication Systems, 3(2), 99–106. https://doi.org/10.5121/vlsic.2012.3209

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free