Modeling of RRAM with Embedded Tunneling Barrier and Its Application in Logic in Memory

3Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

This paper proposes a modeling technique for the evaluation of RRAM with embedded tunneling barrier that serves as an embedded selector, enabling high density integration while reducing the leakage current in a memory array. The further exploration of various biasing and pulsing schemes is provided so as to optimize programming efficiency for logic-in-memory application.

Cite

CITATION STYLE

APA

Lee, J. W., & Chiang, M. H. (2020). Modeling of RRAM with Embedded Tunneling Barrier and Its Application in Logic in Memory. IEEE Journal of the Electron Devices Society, 8, 1390–1396. https://doi.org/10.1109/JEDS.2020.3008172

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free