Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction

2Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this paper, FinFET stacks consisting of mixed three- (3T) and four-terminal (4T) devices are analyzed in terms of leakage. A novel figure of merit is introduced, and closed-form leakage models are derived. Analytical results are used to derive simple design criteria to minimize the leakage by properly mixing 3T and 4T devices in transistor stacks. The comparison with a bulk technology shows that properly designed FinFET circuits are able to reduce the leakage by one or two orders of magnitude. © 2009 Springer Berlin Heidelberg.

Cite

CITATION STYLE

APA

Agostinelli, M., Alioto, M., Esseni, D., & Selmi, L. (2009). Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 5349 LNCS, pp. 31–41). https://doi.org/10.1007/978-3-540-95948-9_4

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free