A hardware implementation of SNN-based spatio-temporal memory model

11Citations
Citations of this article
32Readers
Mendeley users who have this article in their library.

Abstract

Simulating human brain with hardware has been an attractive project for many years, since memory is one of the fundamental functions of our brains. Several memory models have been proposed up to now in order to unveil how the memory is organized in the brain. In this paper, we adopt spatio-temporal memory (STM) model, in which both associative memory and episodic memory are analyzed and emulated, as the reference of our hardware network architecture. Furthermore, some reasonable adaptations are carried out for the hardware implementation. We finally implement this memory model on FPGA, and additional experiments are performed to fine tune the parameters of our network deployed on FPGA.

Cite

CITATION STYLE

APA

Liu, K., Cui, X., Zhong, Y., Kuang, Y., Wang, Y., Tang, H., & Huang, R. (2019). A hardware implementation of SNN-based spatio-temporal memory model. Frontiers in Neuroscience, 13(JUL). https://doi.org/10.3389/fnins.2019.00835

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free