Advances in automated source-level debugging of verilog designs

7Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Developing models for fault localization in HDL designs has been an active research area in recent years. Whereas research on circuit verification is typically conducted on Verilog programs, research on fault localization has recently focused on the VHDL domain. The research presented herein focuses on fault localization models for Verilog designs and thus promotes the investigation of the relationships between models for property verification and fault localization. Primarily we focus on two novel contributions. First, this article points out notable semantic differences between VHDL and Verilog models and discusses its implications for fault localizations. Secondly, we advance existing work by incorporating multiple testcases and provide first empirical results obtained from the the ISCAS 89 benchmarks indicating our novel technique's applicability for real world designs. © 2008 Springer-Verlag Berlin Heidelberg.

Cite

CITATION STYLE

APA

Peischl, B., Riaz, N., & Wotawa, F. (2008). Advances in automated source-level debugging of verilog designs. Studies in Computational Intelligence, 134, 363–372. https://doi.org/10.1007/978-3-540-79355-7_35

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free