Tuning a protocol processor architecture towards DSP operations

3Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this paper we present an experiment in enhancing our transport triggered protocol processor hardware platform to support DSP applications. Our focus is on integrating support for both application domains into a single processor without loss of performance in either domain. Such a processor could be taken advantage of in applications like Voice-over-IP communication using hand-held devices, where functionality is needed from both domains. As our first step in bridging the gap between the protocol processing and DSP domains we implement support for FIR filtering. We analyze four different architectural instances for implementing FIR filters according to their performance and bus utilisation. We were able to determine that protocol processing and DSP operations can be executed in parallel very efficiently. The implementations were verified with VHDL simulations and synthesis using 0.18 μm CMOS technology. © Springer-Verlag Berlin Heidelberg 2005.

Cite

CITATION STYLE

APA

Paakkulainen, J., Virtanen, S., & Isoaho, J. (2005). Tuning a protocol processor architecture towards DSP operations. In Lecture Notes in Computer Science (Vol. 3553, pp. 132–141). Springer Verlag. https://doi.org/10.1007/11512622_15

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free