MDE-Based Verification of SysML State Machine Diagram by UPPAAL

5Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.
Get full text

Abstract

State Machine Diagram (SMD) is one of the SysML behavior diagrams, but it is a kind of semi-formal model language. As a consequence, models can not be verified conveniently and efficiently, especially in real-time embedded system (RTES) field as there are no descriptions of time and probability in SMD. To address these problems, we extend SMD with time and probability elements extracted from MARTE and propose a transformation algorithm based on MDE. With the algorithm, we transform the extended SMD to timed automata (TA) and then analyze and verify the transformation result using existing tools. So at the very beginning of system design, errors and deficiencies can be found. At last, we construct an instance to illustrate the validity of our approach. © Springer-Verlag Berlin Heidelberg 2013.

Cite

CITATION STYLE

APA

Huang, X., Sun, Q., Li, J., & Zhang, T. (2013). MDE-Based Verification of SysML State Machine Diagram by UPPAAL. In Communications in Computer and Information Science (Vol. 320, pp. 490–497). Springer Verlag. https://doi.org/10.1007/978-3-642-35795-4_62

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free