A write efficient PCM-aware sort

4Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.
Get full text

Abstract

There is an increasing interest in developing Phase Change Memory (PCM) based main memory systems. In order to retain the latency benefits of DRAM, such systems typically have a small DRAM buffer as a part of the main memory. However, for these systems to be widely adopted, limitations of PCM such as low write endurance and expensive writes need to be addressed. In this paper, we propose PCM-aware sorting algorithms that can mitigate writes on PCM by efficient use of the small DRAM buffer. Our performance evaluation shows that the proposed schemes can significantly outperform existing schemes that are oblivious of the PCM. © 2012 Springer-Verlag.

Cite

CITATION STYLE

APA

Vamsikrishna, M. V., Su, Z., & Tan, K. L. (2012). A write efficient PCM-aware sort. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 7446 LNCS, pp. 86–100). https://doi.org/10.1007/978-3-642-32600-4_8

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free