Transmission gate-based approximate adders for inexact computing

75Citations
Citations of this article
27Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Power dissipation has become a significant concern for integrated circuit design in nanometric CMOS technology. To reduce power consumption, approximate implementations of a circuit have been considered as a potential solution for applications in which strict exactness is not required. In approximate computing, power reduction is achieved through the relaxation of the often demanding requirement of accuracy. In this paper, new approximate adders are proposed for low-power imprecise applications by using logic reduction at the gate level as an approach to relaxing numerical accuracy. Transmission gates are utilized in the designs of two approximate full adders with reduced complexity. A further positive feature of the proposed designs is the reduction of the critical path delay. The approximate adders show advantages in terms of power dissipation over accurate and recently proposed approximate adders. An image processing application is presented using the proposed approximate adders to evaluate the efficiency in power and delay at application level.

Cite

CITATION STYLE

APA

Yang, Z., Han, J., & Lombardi, F. (2015). Transmission gate-based approximate adders for inexact computing. In Proceedings of the 2015 IEEE/ACM International Symposium on Nanoscale Architectures, NANOARCH 2015 (pp. 145–150). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1109/NANOARCH.2015.7180603

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free