Instruction level energy modeling for pipelined processors

8Citations
Citations of this article
16Readers
Mendeley users who have this article in their library.
Get full text

Abstract

A new method for creating instruction level energy models for pipelined processors is introduced. This method is based on measuring the instantaneous current drawn by the processor during the execution of the instructions. An appropriate instrumentation set up was established for this purpose. According to the proposed method the energy costs (base and inter-instruction costs) are modeled in relation to a reference instruction (e.g. NOP). These costs incorporate inter-cycle energy components, which cancel each other when they are summed to produce the energy consumption of a program resulting in estimates with high accuracy. This is confirmed by the results. Also the dependencies of the energy consumption on the instruction parameters (e.g. operands, addresses) are studied and modeled in an efficient way. © Springer-Verlag Berlin Heidelberg 2003.

Cite

CITATION STYLE

APA

Nikolaidis, S., Kavvadias, N., Laopoulos, T., Bisdounis, L., & Blionas, S. (2003). Instruction level energy modeling for pipelined processors. Lecture Notes in Computer Science (Including Subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2799, 279–288. https://doi.org/10.1007/978-3-540-39762-5_34

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free