Design and Analysis of Second and Third Order PLL at 450MHz

  • Mishra B
  • Sandhya Save
  • Swapna Patil
N/ACitations
Citations of this article
22Readers
Mendeley users who have this article in their library.

Abstract

Designing of an analog circuit satisfying the design constraints for desired application is a challenging job. Phase Lock Loop (PLL) is an important analog circuit used in various communication applications such as frequency synthesizer, radio, computer, clock generation, clock recovery, global positioning system, etc. Since all these applications are operating at different frequency, satisfying design constraints for PLL with respect to type of PLL operating frequency, Bandwidth, Settling time and other parameters is an critical and time consuming issue. In this paper, selection and design for Second order and third order PLL suggested using MATLAB, Simulink as a simulation tool. The simulated results for the design PLL at 450 MHz indicates good accuracy when the behavior model is compared with the mathematical model. Finally the performance of PLL is tested and calculated for parameters like lock time, lock range, Bandwidth.

Cite

CITATION STYLE

APA

Mishra, B. K., Sandhya Save, & Swapna Patil. (2011). Design and Analysis of Second and Third Order PLL at 450MHz. International Journal of VLSI Design & Communication Systems, 2(1), 97–114. https://doi.org/10.5121/vlsic.2011.2109

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free