High throughput hardware architecture for motion estimation with 4:1 Pel subsampling targeting digital television applications

4Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Motion estimation is the most important and complex operation in video coding. This paper presents an architecture for motion estimation using Full Search algorithm with 4:1 Pel Subsampling, combined with SAD distortion criterion. This work is part of the investigations to define the future Brazilian system of digital television broadcast. The quality of the algorithm used was compared with Full Search through software implementations. The quality of 4:1 Pel Subsampling results was considered satisfactory, once it presents a SAD result with an impact inferior to 4.5% when compared with Full Search results. The designed hardware considered a search range of [-25, +24], with blocks of 16×16 pixels. The architecture was described in VHDL and mapped to a Xilinx Virtex-II Pro VP70 FPGA. Synthesis results indicate that it is able to run at 123,4MHz, reaching a processing rate of 35 SDTV frames (720×480 pixels) per second. © Springer-Verlag Berlin Heidelberg 2007.

Cite

CITATION STYLE

APA

Porto, M., Agostini, L., Rosa, L., Susin, A., & Bampi, S. (2007). High throughput hardware architecture for motion estimation with 4:1 Pel subsampling targeting digital television applications. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 4872 LNCS, pp. 36–47). Springer Verlag. https://doi.org/10.1007/978-3-540-77129-6_8

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free