Hierarchical Graph: A new cost effective architecture for network on chip

9Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.
Get full text

Abstract

We purposed a new Network on Chip (NoC) architecture called Hierarchical Graph. The most interesting feature of this novel architecture is its simple implementation process. Furthermore, the flexible structure of this topology makes it suitable for use in application specified chips. To benchmark the suggested architecture with existing ones, basic models of physical implementation have been extracted and simulated using NS-2. The results compared with the common used architecture Mesh show that HG has better performance, especially in local traffics and high loads. © IFIP International Federation for Information Processing 2005.

Cite

CITATION STYLE

APA

Vahdatpour, A., Tavakoli, A., & Falaki, M. H. (2005). Hierarchical Graph: A new cost effective architecture for network on chip. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 3824 LNCS, pp. 311–320). https://doi.org/10.1007/11596356_33

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free