Design of a delay-locked-loop-based time-to-digital converter

4Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.
Get full text

Abstract

A time-to-digital converter (TDC) based on a reset-free and anti-harmonic delay-locked loop (DLL) circuit for wireless positioning systems is discussed and described. The DLL that generates 32-phase clocks and a cycle period detector is employed to avoid "false locking". Driven by multiphase clocks, an encoder detects pulses and outputs the phase of the clock when the pulse arrives. The proposed TDC was implemented in SMIC 0.18 μm CMOS technology, and its core area occupies 0.7 × 0.55 mm2. The reference frequency ranges from 20 to 150 MHz. An LSB resolution of 521 ps can be achieved by using a reference clock of 60 MHz and the DNL is less than ±0.75 LSB. It dissipates 31.5 mW at 1.8 V supply voltage. © 2013 Chinese Institute of Electronics.

Cite

CITATION STYLE

APA

Ma, Z., Bai, X., & Huang, L. (2013). Design of a delay-locked-loop-based time-to-digital converter. Journal of Semiconductors, 34(9). https://doi.org/10.1088/1674-4926/34/9/095003

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free