Abstract
The implementation of a fast dynamic control scheme for capacitor-supported interline dynamic voltage restorer (DVR) is presented in this paper. The power stage of the DVR consists of three inverters sharing the same dc link via a capacitor bank. Each inverter has an individual inner control loop for generating the gate signals for the switches. The inner loop is formed by a boundary controller with second-order switching surface, which can make the load voltage ideally revert to the steady state in two switching actions after supply voltage sags, and also gives output of low harmonic distortion. The load-voltage phase reference is common to all three inner loops and is generated by an outer control loop for regulating the dc-link capacitor voltage. Such structure can make the unsagged phase(s) and the dc-link capacitor to restore the sagged phase(s). Based on the steady-state and small-signal characteristics of the control loops, a set of design procedures will be provided. A 1.5-kVA, 220-V, 50-Hz prototype has been built and tested. The dynamic behaviors of the prototype under different sagged and swelled conditions and depths will be investigated. The quality of the load voltage under unbalanced and distorted phase voltages, and nonlinear inductive loads will be studied. © 2010 IEEE.
Author supplied keywords
Cite
CITATION STYLE
Ho, C. N. M., & Chung, H. S. H. (2010). Implementation and performance evaluation of a fast dynamic control scheme for capacitor-supported interline DVR. In IEEE Transactions on Power Electronics (Vol. 25, pp. 1975–1988). https://doi.org/10.1109/TPEL.2010.2044587
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.