OCEAN, a flexible adaptive Network-On-Chip for dynamic applications

0Citations
Citations of this article
12Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The dynamic and partial reconfiguration of FPGAs enables the dynamic placement of applicatives tasks in reconfigurable zones. However, the dynamic management of the tasks impacts the communications since they are not present in the FPGA during all computation time. So, the task manager should ensure the allocation of each new task and their interconnection which is performed by a flexible interconnection network. In this article, various interconnection networks are studied. Each architecture is evaluated with respect to its suitability for the paradigm of the dynamic and partial reconfiguration in FPGA implementations. This study leads us to propose the OCEAN network that supports the communication constraints into the context of dynamic reconfigurations. Thanks to a generic platform allowing in situ characterizations of network performances, fair comparisons of various Networks-On-Chip can be realized. The FPGA and ASICs implementations of the OCEAN network are also discussed. © 2014 Elsevier B.V. All rights reserved.

Cite

CITATION STYLE

APA

Devaux, L., & Pillement, S. (2014). OCEAN, a flexible adaptive Network-On-Chip for dynamic applications. Microprocessors and Microsystems, 38(4), 337–357. https://doi.org/10.1016/j.micpro.2014.02.002

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free