An Optimized Output Stage for MOS Integrated Circuits

98Citations
Citations of this article
26Readers
Mendeley users who have this article in their library.
Get full text

Abstract

An output device for optimizing propagation delay and minimizing chip area is described. An optimum means of tapering the output stages to minimize propagation delay is determined. The minimum delay is a function of the capacitive load to node ratio, the number of output stages, and the interstage propagation delay. The effects on area are also presented. A figure of merit which is a function of area and propagation time is defined which is of use in designing output stages. An optimum exists which can be considered the best compromise between further decreasing propagation delay and increasing chip area. Data are also presented which allow a designer to determine the minimum chip area once the capacitive load and the maximum allowable delay are known. Copyright © 1975 by The Institute of Electrical and Electronics Engineers, Inc.

Cite

CITATION STYLE

APA

Lin, H. C., & Linholm, L. W. (1975). An Optimized Output Stage for MOS Integrated Circuits. IEEE Journal of Solid-State Circuits, 10(2), 106–109. https://doi.org/10.1109/JSSC.1975.1050569

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free