Algorithmic-level approximate tensorial svm using high-level synthesis on fpga

17Citations
Citations of this article
15Readers
Mendeley users who have this article in their library.

Abstract

Approximate Computing Techniques (ACT) are promising solutions towards the achieve-ment of reduced energy, time latency and hardware size for embedded implementations of machine learning algorithms. In this paper, we present the first FPGA implementation of an approximate tensorial Support Vector Machine (SVM) classifier with algorithmic level ACTs using High-Level Synthesis (HLS). A touch modality classification framework was adopted to validate the effectiveness of the proposed implementation. When compared to exact implementation presented in the state-of-the-art, the proposed implementation achieves a reduction in power consumption by up to 49% with a speedup of 3.2×. Moreover, the hardware resources are reduced by 40% while consuming 82% less energy in classifying an input touch with an accuracy loss less than 5%.

Cite

CITATION STYLE

APA

Younes, H., Ibrahim, A., Rizk, M., & Valle, M. (2021). Algorithmic-level approximate tensorial svm using high-level synthesis on fpga. Electronics (Switzerland), 10(2), 1–12. https://doi.org/10.3390/electronics10020205

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free