Design and Implementation of Low Power Delay Locked Loop using Multiplexer Based Phase Frequency Detector

  • Gandage* M
  • et al.
N/ACitations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This paper proposes design and implementation of low power Delay Locked Loop Architecture, with dynamic Multiplexer based Phase Frequency Detector with minimum locking time. Clock and data recovery systems are employed to derive the clocking information to correctly decode the transmitted data at the receiver. Delay Locked Loop is one of the most important clock recovery systems. The DLL architecture is designed using Cadence Virtuoso 180nm Technology with 1.8V power supply. The proposed DLL with Multiplexer based phase frequency detector shows significant reduction in power dissipation by 10% compared to DLL designed using D-FF based PFD and achieves locking state within 10 clock cycles with minimum jitter of 4.84326ps, measured within clock frequency range of 100-250MHz.

Cite

CITATION STYLE

APA

Gandage*, Mr. V. U., & M. B., Dr. V. (2020). Design and Implementation of Low Power Delay Locked Loop using Multiplexer Based Phase Frequency Detector. International Journal of Innovative Technology and Exploring Engineering, 9(5), 951–955. https://doi.org/10.35940/ijitee.e2636.039520

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free