Design and analysis of 32-bit reverse converter based on low power parallel prefix adder

2Citations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The Residue Number System (RNS) based reverse converter can play as main role in Parallel arithmetic operations of Digital Signal Processing (DSP) applications and VLSI technologies. Normally, by the use of carry adders, the reverse conversion design gives high delay and high power consumption. Due to resolve of above problem, the design of reverse converter is proposed by the use of familiar high speed (less propagation delay) Parallel Prefix-Kogge Stone Adder (PP-KSA). This paper describes the design of 32-bit Reverse converter with regular PP-KSA and proposed MUX (Multiplex) logic of PP-KSA with Hybrid Modular Parallel Prefix structure (HMPE) separately. In addition to that, the performance of that designs are analysed based on area, delay and power independently. The Performance results of proposed MUX logic of PP-KSA Reverse converter design yields low power than the other design which uses the regular PP-KSA. The simulation and synthesis effects can be done in Xilinx ISE 14.2i tool.

Cite

CITATION STYLE

APA

Daphni, S., & Vijula Grace, K. S. (2019). Design and analysis of 32-bit reverse converter based on low power parallel prefix adder. International Journal of Engineering and Advanced Technology, 9(1), 3028–3031. https://doi.org/10.35940/ijeat.A1207.109119

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free