An FPGA-integrated time-to-digital converter based on a ring oscillator for programmable delay line resolution measurement

1Citations
Citations of this article
9Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

We describe the architecture of a time-to-digital converter (TDC), specially intended to measure the delay resolution of a programmable delay line (PDL). The configuration, which consists of a ring oscillator, a frequency divider (FD), and a period measurement circuit (PMC), is implemented in a field programmable gate array (FPGA) device. The ring oscillator realized in loop containing a PDL and a look-up table (LUT) generates periodic oscillatory pulses. The FD amplifies the oscillatory period from nanosecond range to microsecond range. The time-to-digital conversion is based on counting the number of clock cycles between two consecutive pulses of the FD by the PMC. Experiments have been conducted to verify the performance of the TDC. The achieved relative errors for four PDLs are within 0.50%-1.21% and the TDC has an equivalent resolution of about 0.4 ps. © 2014 Chao Chen et al.

Cite

CITATION STYLE

APA

Chen, C., Meng, S., Xia, Z., Fang, G., & Yin, H. (2014). An FPGA-integrated time-to-digital converter based on a ring oscillator for programmable delay line resolution measurement. Journal of Electrical and Computer Engineering, 2014. https://doi.org/10.1155/2014/230803

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free