Abstract
Various complex integrated circuits suffer from the issues like poor connectivity, higher energy consumption and design productivity. One of the best solutions could be Network-on-Chip architecture which could solve the above issues. The Network-on-Chip architecture should be modelled and simulated well to evaluate the performance and analyse the cost. This paper presents a method to validate the proposed Network-on-Chip architecture with direct sequence spread spectrum using BookSim simulator. This simulation aims at validating the network parameters like packet latency and network latency. The detailed architectural parameters are compared and presented in this paper.
Cite
CITATION STYLE
Vamshi*, T., & Savithri, Dr. T. S. (2020). Validation of Hybrid Network-on-Chip Architecture for Optimized Performance using BookSim Simulator. International Journal of Recent Technology and Engineering (IJRTE), 8(6), 3393–3397. https://doi.org/10.35940/ijrte.f8858.038620
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.