Micron's new Automata Processor (AP) architecture exploits the very high and natural level of parallelism found in DRAM technologies to achieve native-hardware implementation of non-deterministic finite automata (NFAs). The use of DRAM technology to implement the NFA states provides high capacity and therefore provide extraordinary parallelism for pattern recognition. In this paper, we give an overview of AP's architecture, programming and applications.
CITATION STYLE
Wang, K., Angstadt, K., Bo, C., Brunelle, N., Sadredini, E., Tracy, T., … Skadron, K. (2016). An overview of micron’s automata processor. In 2016 International Conference on Hardware/Software Codesign and System Synthesis, CODES+ISSS 2016. Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1145/2968456.2976763
Mendeley helps you to discover research relevant for your work.