Abstract
Reverse engineering of semiconductor devices utilizes delayering processes, in order to identify how the interconnection lines are stacked over transistor gates. Cu metal has been used in recent fabrication technologies, and de-processes becomes more difficult with the shrinking device dimensions. In this article, reverse engineering technologies to reveal the Cu interconnection lines and Cu via-plugs embedded in dielectric layers are investigated. Stacked dielectric layers are removed by CF4 plasma etching, then the exposed planar Cu metal lines and via-plugs are selectively delineated by wet chemical solution, instead of the commonly used plasma-based dry etch. As a result, we have been successful in extracting the layouts of multiple layers within a system IC, and this technique can be applicable to other logic IC, analog IC, and CMOS IC, etc. © 2013 KIEEME. All rights reserved.
Author supplied keywords
Cite
CITATION STYLE
Koh, J. W., Yang, J. M., Lee, H. G., & Park, K. H. (2013). Optimization of reverse engineering processes for Cu interconnected devices. Transactions on Electrical and Electronic Materials, 14(6), 304–307. https://doi.org/10.4313/TEEM.2013.14.6.304
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.