Application specific processor design for H.264 decoder with a configurable embedded processor

15Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

An application specifie processor for an H.264 decoder with a configurable embedded processor is designed in this research. The motion compensation, inverse integer transform, inverse quantization, and entropy decoding algorithm of H.264 decoder software are optimized. We improved the performance of the processor with instruction-level hardware optimization, which is tailored to configurable embedded processor architecture. The optimized instructions for video processing can be used in other video compression standards such as MPEG 1, 2, and 4. A significant performance improvement is achieved with high flexibility. Experimental results show that we could achieve 300% performance for the H.264 baseline profile level 2 decoder.

Cite

CITATION STYLE

APA

Han, J. H., Lee, M. Y., Bae, Y., & Cho, H. (2005). Application specific processor design for H.264 decoder with a configurable embedded processor. ETRI Journal, 27(5), 491–496. https://doi.org/10.4218/etrij.05.0905.0001

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free