This paper presents a framework for CMOS ring oscillator phase noise analysis for given power consumption specifications. This model considers both linear and nonlinear operations. It indicates that fast rail-to-rail switching has to be achieved for low phase noise and that the up-conversion of low-frequency noise from the current bias/control circuit can be significant. Our phase noise model is validated via simulation and measurement results. We also present a coupled-ring oscillator whose phase noise is -114 dBc/Hz at a 600 kHz offset from the 960 MHz carrier frequency.
CITATION STYLE
Dai, L., & Harjani, R. (2000). Analysis and design of low-phase-noise ring oscillators. Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 289–294. https://doi.org/10.1109/lpe.2000.876805
Mendeley helps you to discover research relevant for your work.