Modeling, simulation, and measurement of mid-frequency simultaneous switching noise in computer systems

91Citations
Citations of this article
14Readers
Mendeley users who have this article in their library.

Abstract

Complementary metal-oxide-semiconductor (CMOS) microprocessors operating in the hundreds of megahertz create significant current deltas due to the variation in switching activity from clock cycle to clock cycle. In addition to the high-frequency voltage variations more commonly discussed, a lower frequency noise component is also produced that lasts from 50-200 ns which we refer to as mid-frequency noise. In this paper, we discuss the design of IBM's CMOS S/390 computer for control of mid-frequency noise. This machine has a 10-way multiprocessor on a 127 mm by 127 mm multichip module (MCM) on a FR4 board. The chips on the MCM cause a current step of tens of Amps in a few cycles that can be sustained for many cycles. The power distribution and decoupling capacitors must supply that current without disturbing the voltage level at the circuits. The design of the system power distribution and modeling and verification of mid-frequency noise in this system is presented. © 1998 IEEE.

Cite

CITATION STYLE

APA

Becker, W. D., Eckhardt, J., Frech, R. W., Katopis, G. A., Klink, E., McAllister, M. F., … Smith, H. H. (1998). Modeling, simulation, and measurement of mid-frequency simultaneous switching noise in computer systems. IEEE Transactions on Components Packaging and Manufacturing Technology Part B, 21(2), 157–162. https://doi.org/10.1109/96.673703

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free