We designed a low-power shift-register memory using singleflux-quantum (SFQ) circuits for bit-serial SFQ microprocessors. In order to reduce the static power consumption of the SFQ memories, LR-biasing SFQ circuits were employed, where the resistance network for supplying the bias current is replaced with the inductance network with small resistance. We implemented a low-power 1 k-bit SFQ shift-register memory and confirmed its 30 GHz operation for all addresses. The power consumption was reduced to 26% of the conventional resistively biased SFQ memories.
CITATION STYLE
Takahashi, T., Numaguchi, R., Yamanashi, Y., & Yoshikawa, N. (2016). High-speed demonstration of low-power 1 k-bit shift-register memories using LR-biasing SFQ circuits. IEICE Electronics Express, 13(6). https://doi.org/10.1587/elex.13.20160074
Mendeley helps you to discover research relevant for your work.