We demonstrated ultra-thin-body (UTB) junctionless (JL) p-type field-effect transistors (pFETs) on Si using GaAs channels. Wafer bonding and epitaxial lift-off techniques were employed to fabricate the UTB p-GaAs-on-insulator on a Si template. Subsequently, we evaluated the JL FETs having different p-GaAs channel thicknesses considering both maximum depletion width and doping concentration for high performance. Furthermore, by introducing a double-gate operation, we more effectively controlled threshold voltage and attained an even higher ION/IOFF of >106, as well as a low subthreshold swing value of 300 mV/dec.
CITATION STYLE
Shim, J. P., Kim, S. K., Kim, H., Ju, G., Lim, H., Kim, S., & Kim, H. J. (2018). Double-gated ultra-thin-body GaAs-on-insulator p-FETs on Si. APL Materials, 6(1). https://doi.org/10.1063/1.5000532
Mendeley helps you to discover research relevant for your work.