High performance sparse matrix-vector multiplication on FPGA

11Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.

Abstract

This paper presents the design and implementation of a high performance sparse matrix-vector multiplication (SpMV) on fieldprogrammable gate array (FPGA). By proposing a new storage format to compress the indexes of non-zero elements by exploiting the substructure of the sparse matrix, our SpMV implementation on a reconfigurable computing platform with a multi-channel memory subsystem is capable of obtaining similar performance by using a single FPGA to that of a highly optimized BFS implementation on a commercial heterogeneous system containing four FPGAs. © IEICE 2013.

Cite

CITATION STYLE

APA

Zou, D., Dou, Y., Guo, S., & Ni, S. (2013). High performance sparse matrix-vector multiplication on FPGA. IEICE Electronics Express, 10(17). https://doi.org/10.1587/elex.10.20130529

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free