Abstract
Two new design techniques to implement tristate circuits in positive feedback source-coupled logic (PFSCL) have been proposed. The first one is a switch-based technique while the second is based on the concept of sleep transistor. Different tristate circuits based on both techniques have been developed and simulated using 0.18m CMOS technology parameters. A performance comparison indicates that the tristate PFSCL circuits based on sleep transistor technique are more power efficient and achieve the lowest power delay product in comparison to CMOS-based and the switch-based PFSCL circuits. © 2011 Kirti Gupta et al.
Cite
CITATION STYLE
Gupta, K., Sridhar, R., Chaudhary, J., Pandey, N., & Gupta, M. (2011). New low-power tristate circuits in positive feedback source-coupled logic. Journal of Electrical and Computer Engineering. https://doi.org/10.1155/2011/670508
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.