Reduction of Test Time using Multiple Test Control Point Insertion for 7nm Technology Node

  • et al.
N/ACitations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Test time reduction is a prominent challenge in scan based Design For Testability (DFT) architectures for cost effective test. Reliability and testability both are main objectives for DFT in today’s VLSI design. In this paper, we have proposed multiple standard test control point insertion technique for 7nm technology node. The design was tested on 7828 sequential cells. We have compared results of following three Design Rule Check (DRC) (1) Scan DRC (2) Clock Scan DRC (3) Multiple standard test control point insertion DRC. We have used software tool Synopsys TetraMAX ATPG, Synopsys DFTMAX and Synopsys DFT compiler to verify the design. It has been observed that multiple standard test control point insertion DRC takes minimum time to check design of 7828 sequential cells.

Cite

CITATION STYLE

APA

Patel*, M., Parmar, Y., & Suthar, H. (2020). Reduction of Test Time using Multiple Test Control Point Insertion for 7nm Technology Node. International Journal of Innovative Technology and Exploring Engineering, 9(5), 1957–1958. https://doi.org/10.35940/ijitee.e2946.039520

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free