Design and fpga implementation of ldpc decoder chip for communication system using vhdl

2Citations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The paper emphasized on the design and application of LDPC coding system using FPGA. The LDPC decoder is used to decode the information/data received from the channel after correcting channel errors based on parity bits selection of the data bits. In the communication system, when a parity check failure is noticed, the information from the multiple parity bits can be used to recover the original data bit. The LDPC decoder implementation is done using Shift-Register based design to reduce the complexity. The Modified Sum Product (MSP) method is used to decode, the signal. The system performance is also analyzed with hardware chip and timing parameters with FPGA implementation of the same system. The chip design of the LDPC chip is done usingVivado 17.4, programmed with the use of VHDL and hardware performance is estimated on Virtex-5 FPGA.

Cite

CITATION STYLE

APA

Devrari, A., Kumar, A., Chauhan, H., & Kumar, A. (2019). Design and fpga implementation of ldpc decoder chip for communication system using vhdl. International Journal of Recent Technology and Engineering, 8(2), 200–206. https://doi.org/10.35940/ijrte.A2203.078219

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free