Performance Analysis of Non-Identical Master Slave Flip Flops at 65nm Node

N/ACitations
Citations of this article
5Readers
Mendeley users who have this article in their library.

Abstract

This paper presents the performance analysis of the different master slave flip flop reported and comparison of their parameters such as power, area, delay setup time and hold time. To reduce the number of transistor count various logic structure mater slave design have been proposed that results reduction in total area of the flip flop. Advantage and disadvantage of the each flip flop has been discussed. Process corner analysis of all flip flop is also presented at supply voltage of 0.7 volts at 27°C temperature. Percentage reduction in power and speed of operation i.e. frequency are discussed

Cite

CITATION STYLE

APA

Performance Analysis of Non-Identical Master Slave Flip Flops at 65nm Node. (2019). International Journal of Innovative Technology and Exploring Engineering, 9(1S), 18–21. https://doi.org/10.35940/ijitee.a1005.1191s19

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free