Buried Powered 4t Sram with Improved Write Margin

  • et al.
N/ACitations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The main intention of this paper is to understand clearly about the high performance of 4T-SRAM with an improved write margin. the power consumption is often reduced considerably by using a buried power rail (BPR) to the SRAM cell, which reduces the resistance of bit line and word line. The write margin is often increased by the fine standardization of metal dimensions within the SRAM cell. Conventionally, 4T-SRAM cell offers high speed and fewer space compared to 6T-SRAM cell. 4T-SRAM is actualized using 130nm CMOS Technology.

Cite

CITATION STYLE

APA

MANOHAR*, K. … Lakshman, P. (2020). Buried Powered 4t Sram with Improved Write Margin. International Journal of Innovative Technology and Exploring Engineering, 9(3), 2348–2351. https://doi.org/10.35940/ijitee.b7868.019320

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free