Abstract
The decoders are widely used in the logical circuits, data transfer circuits and analog to digital conversions. A mixed logic design methods for the line decoders are used to combining the transmission gate logic, pass transistor logic, and complementary metal-oxide semiconductor (CMOS) technology provides desired operation and performance. A novel topology is presented for the 2 to 4 decoder requires a fourteen transistor topology aiming on reducing the transistor count and operating power and a fifteen transistor topology aiming on high power and low delay performance. The standard and inverting decoders are designed in each of the case, gives a total of four new designs circuits. All the proposed decoders have compact transistor count compared to their conservative CMOS technologies. Finally, a variety of proposed designs present a noteworthy improvement in operating power and propagation delay, outperforming CMOS in almost all the cases.
Author supplied keywords
Cite
CITATION STYLE
Savalam, C. S., Prasanti, K., & Haranath, A. S. (2019). Design and implementation of high performance and low power mixed logic line decoders. International Journal of Innovative Technology and Exploring Engineering, 8(6), 635–640. https://doi.org/10.35940/ijitee.F1131.0486S419
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.