High-efficient circuits for ternary addition

36Citations
Citations of this article
12Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

New ternary adders, which are fundamental components of ternary addition, are presented in this paper. They are on the basis of a logic style which mostly generates binary signals. Therefore, static power dissipation reaches its minimum extent. Extensive different analyses are carried out to examine how efficient the new designs are. For instance, the ternary ripple adder constructed by the proposed ternary half and full adders consumes 2.33 W less power than the one implemented by the previous adder cells. It is almost twice faster as well. Due to their unique superior characteristics for ternary circuitry, carbon nanotube field-effect transistors are used to form the novel circuits, which are entirely suitable for practical applications.

Cite

CITATION STYLE

APA

Faghih Mirzaee, R., Navi, K., & Bagherzadeh, N. (2014). High-efficient circuits for ternary addition. VLSI Design, 2014. https://doi.org/10.1155/2014/534587

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free