Optimization of frequency settling time of PLL using 3rd MASH Sigma Delta Modulator

  • et al.
N/ACitations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

To reduce settling time of PLL, an attempt to optimize the parameters has been proposed in this paper. The transient responses of various Phase Locked Loop (PLL) frequency synthesizer have been comparied with their active and passive poles effect. These results are presented on a type-II 3rd order PLL frequency synthesizer employing a 3rd order MASH sigma delta modulator. The simulation results show the improved performance of the fractional frequency synthesizer for the communication system. These results have been simulated using Advanced Design System(ADS) tool.

Cite

CITATION STYLE

APA

Patel*, G. S., Das, N. N., & Sinha, S. K. (2020). Optimization of frequency settling time of PLL using 3rd MASH Sigma Delta Modulator. International Journal of Innovative Technology and Exploring Engineering, 9(3), 2853–2859. https://doi.org/10.35940/ijitee.b6222.019320

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free