Extending Intel-x86 consistency and persistency: Formalising the semantics of Intel-x86 memory types and non-Temporal stores

21Citations
Citations of this article
9Readers
Mendeley users who have this article in their library.

Abstract

Existing semantic formalisations of the Intel-x86 architecture cover only a small fragment of its available features that are relevant for the consistency semantics of multi-Threaded programs as well as the persistency semantics of programs interfacing with non-volatile memory. We extend these formalisations to cover: (1) non-Temporal writes, which provide higher performance and are used to ensure that updates are flushed to memory; (2) reads and writes to other Intel-x86 memory types, namely uncacheable, write-combined, and write-Through; as well as (3) the interaction between these features. We develop our formal model in both operational and declarative styles, and prove that the two characterisations are equivalent. We have empirically validated our formalisation of the consistency semantics of these additional features and their subtle interactions by extensive testing on different Intel-x86 implementations.

Cite

CITATION STYLE

APA

Raad, A., Maranget, L., & Vafeiadis, V. (2022). Extending Intel-x86 consistency and persistency: Formalising the semantics of Intel-x86 memory types and non-Temporal stores. Proceedings of the ACM on Programming Languages, 6(POPL). https://doi.org/10.1145/3498683

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free