Energy aware simplicial processor for embedded morphological visual processing in intelligent internet of things

20Citations
Citations of this article
9Readers
Mendeley users who have this article in their library.

Abstract

This Letter presents the architecture implementation and testing of an single instruction multiple data (SIMD) processor for energy aware embedded morphological visual processing using the simplicial piece-wise linear approximation. The architecture comprises a linear array of 48 × 48 processing elements, each connected to an eight-neighbour clique operating on binary input and state data. The architecture is synthesised from a custom designed ultra low-voltage CMOS library and fabricated in a 55 nm CMOS technology. The chip is capable of dynamic voltage/frequency scaling with power supplies between 0.5 and 1.2 V. The fabricated chip achieves an overall performance of 293 TOPS/W with dynamic energy dissipation efficiency of 3.4 fJ per output operation at 0.6 V.

Cite

CITATION STYLE

APA

Villemur, M., Julian, P., & Andreou, A. G. (2018). Energy aware simplicial processor for embedded morphological visual processing in intelligent internet of things. Electronics Letters, 54(7), 420–422. https://doi.org/10.1049/el.2017.4738

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free