Design of Various Low Power and Highspeed Full Adder Designs using 45nm Cmos Technology

  • et al.
N/ACitations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This project visualizes the different designs of Full Adder (FADDR) circuits. These FADDR circuits are designed mainly to reduce the power and delay factors. If these two factors are minimized then automatically the power delay product (PDP) gets minimized. In addition, to design the FADDR, we used multiplexer. So, that the FADDR transistor count gets reduced. Here in this FADDR implementation, it is designed with different transistors count and the factors like power consumption propagation delay and power delay product (PDP) constraints are tabulated with different transistor count of FADDR designs. Then the power consumption and propagation delay factors get reduced. The designs are simulated by using 45nm CMOS technology in Cadence Virtuoso tool.

Cite

CITATION STYLE

APA

Nuthalapati, S. … Manikanta, A. J. J. (2022). Design of Various Low Power and Highspeed Full Adder Designs using 45nm Cmos Technology. International Journal of Innovative Technology and Exploring Engineering, 11(5), 21–26. https://doi.org/10.35940/ijitee.e9848.0411522

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free