High speed, low area exact speculative carry look ahead adder using MGDI technique

0Citations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The Exact Speculative Carry Look Ahead Adder using the Modified-GDI (Modified-Gate Diffusion Input) is suggested in this work. The delay, area and power tradeoff plays a vital role in VLSI. We already know that designs which are of CMOS style occupy more space may consume more power consumption. The switching behavior of the circuit cause the heating up of integrated circuits affects the working conditions of the functional unit. The adders are the main parts of several applications such as microprocessors, microcontrollers and digital signal processors and also in real time applications. Hence it is important to minimize the adder blocks to design a perfect processor. This work is proposed on a 16 bit carry look ahead adder is designed by using MGDI gate and 4T XOR gates and a speculator blocks. The proposed MGDI carry Look Ahead adder occupies 68% less area and the power consumption and the propagation delay also drastically reduces when compared to the conventional carry Look Ahead adder why because the number transistors drastically reduces from 1448 (Conventional) to 456 (Proposed CLA). The simulation results of the proposed design implemented in Xilinx.

Cite

CITATION STYLE

APA

Lakshmi Bhanu Prakash Reddy, K., Vijayakumar, S., Umasankar, P., & Reddy Hemantha, G. (2019). High speed, low area exact speculative carry look ahead adder using MGDI technique. International Journal of Engineering and Advanced Technology, 8(6), 5090–5094. https://doi.org/10.35940/ijeat.F9557.088619

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free