Design and Implementation A different Architectures of mixcolumn in FPGA

  • Arrag S
N/ACitations
Citations of this article
32Readers
Mendeley users who have this article in their library.

Abstract

This paper details Implementation of the Encryption algorithm AES under VHDL language In FPGA by using different architecture of mixcolumn. We then review this research investigates the AES algorithm in FPGA and the Very High Speed Integrated Circuit Hardware Description language (VHDL). Altera Quartus II software is used for simulation and optimization of the synthesizable VHDL code. The set of transformations of both Encryptions and decryption are simulated using an iterative design approach in order to optimize the hardware consumption. Altera Cyclone III Family devices are utilized for hardware evaluation.

Cite

CITATION STYLE

APA

Arrag, S. (2012). Design and Implementation A different Architectures of mixcolumn in FPGA. International Journal of VLSI Design & Communication Systems, 3(4), 11–22. https://doi.org/10.5121/vlsic.2012.3402

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free