Abstract
Accurate power estimation is essential for low power digital CMOS circuit design. Power dissipation is input pattern dependent. To obtain an accurate power estimate, a large input vector set must be used which leads to very long simulation time. One solution is to generate a compact vector set that is representative of the original input vector set and can be simulated in a reasonable time. In this paper, we propose an input vector compaction technique that preserves the statistical properties of the original sequence. Experimental results show that a compaction ratio of 100X is achieved with less than 2% average error in the power estimates.
Cite
CITATION STYLE
Tsui, C. ying, Marculescu, R., Marculescu, D., & Pedram, M. (1996). Improving the efficiency of power simulators by input vector compaction. In Proceedings - Design Automation Conference (pp. 165–168). IEEE. https://doi.org/10.1145/240518.240549
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.