A 2-Gb/s CMOS integrating two-tap DFE receiver for four-drop single-ended signaling

14Citations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

A 2-Gb/s integrating decision-feedback equalization (DFE) receiver was implemented for a four-drop single-ended DRAM interface channel by using a 0.25-m CMOS process. The receiver combines both DFE and integration operations in a single receiver circuit so that the DFE operation reduces the intersymbol interference and the integration operation reduces the high-frequency noise. The DFE operation was implemented by switching the capacitance values of the two output nodes of a differential integrator, depending on the previous decision data. A look-ahead scheme was used to reduce the DFE loop delay. A MUX-embedded D flip-flop was used in the look-ahead circuit to further reduce the DFE loop delay and latency. The DFE operation enhanced the voltage margins by 110% and 90% at the 2-Gb/s stubless channel and the 1.2-Gb/s stub series terminated logic channel, respectively. The chip area and the power dissipation of the proposed receiver chip were 220 × 120 μm2 and 10 mW, respectively, at the data rate of 2 Gb/s. © 2009 IEEE.

Cite

CITATION STYLE

APA

Bae, S. J., Chi, H. J., Sohn, Y. S., Lee, J. S., Sim, J. Y., & Park, H. J. (2009). A 2-Gb/s CMOS integrating two-tap DFE receiver for four-drop single-ended signaling. IEEE Transactions on Circuits and Systems I: Regular Papers, 56(8), 1645–1656. https://doi.org/10.1109/TCSI.2008.2010099

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free