Abstract
This work develops an efficient chiplet placer with thermal consideration for 2.5D ICs. Combining the sequence-pair based tree, branch-and-bound method, and advanced placement/pruning techniques, the developed placer can find the solution fast with the optimized total wirelength (TWL) on half-perimeter wirelength (HPWL). Additionally, with the post placement procedure, the placer reduces maximum temperatures with slight increase of wirelength. Experimental results show that the placer can not only find better optimized TWL (reducing 1.035% HPWL) but also speed up at most two orders of magnitude than the prior art. With thermal consideration, the placer can reduce the maximum temperature up to 8.214 °C with an average 5.376% increase of TWL.
Author supplied keywords
Cite
CITATION STYLE
Chiou, H. W., Jiang, J. H., Chang, Y. T., Lee, Y. M., & Pan, C. W. (2023). Chiplet Placement for 2.5D IC with Sequence Pair Based Tree and Thermal Consideration. In Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC (pp. 7–12). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1145/3566097.3567911
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.