Different JFET Designs on Conduction and Short-Circuit Capability for 3.3 kV Planar-Gate Silicon Carbide MOSFETs

13Citations
Citations of this article
17Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Both large current capability and strong short-circuit (SC) ruggedness are necessary for 3.3 kV SiC MOSFETs to improve system efficiency and reduce costs in industrial and traction applications. In this paper, the effects of Junction Field Effect Transistor (JFET) region width and JFET doping (JD) on conduction and SC capability of the 3.3 kV planar-gate SiC MOSFETs are systematically investigated by experiments and simulations. When the JFET width (WJFET) of device without JD is smaller, the positive temperature coefficient of the special on-resistance (Ron,SP) is larger. The JD is effective to improve the Ron,SP, but excessive electric field in gate oxide induced by JD should be paid more attention. The optimization of WJFET can be used to improve both Ron,SP and short circuit withstanding time (SCWT) at the same time. The drain-source current (Ids) and SCWT of the optimized devices are 50 A and more than 20~μ s, respectively, which is state-of-the-art for 3.3 kV SiC MOSFETs.

Cite

CITATION STYLE

APA

Chen, X., Li, X., Wang, Y., Chen, H., Zhou, C., Zhang, C., … Zang, B. (2020). Different JFET Designs on Conduction and Short-Circuit Capability for 3.3 kV Planar-Gate Silicon Carbide MOSFETs. IEEE Journal of the Electron Devices Society, 8, 841–845. https://doi.org/10.1109/JEDS.2020.3010951

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free