Automatic generation of modular multipliers for FPGA applications

23Citations
Citations of this article
10Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Since redundant number systems allow constant time addition, they are often at the heart of modular multipliers designed for public key cryptography (PKC) applications. Indeed, PKC involves large operands (160 to 1024 bits) and several researchers proposed carry-save or borrow-save algorithms. However, these number systems do not take advantage of the dedicated carry logic available in modern Field Programmable Gate Arrays (FPGAs). To overcome this problem, we suggest to perform modular multiplication in a high-radix carry-save number system, where a sum bit of the carry-save representation is replaced by a sum word. Two digits are then added by means of a small Carry-Ripple Adder (CRA). Furthermore, we propose an algorithm which selects the best high-radix carry-save representation for a given modulus, and generates a synthesizable VHDL description of the operator. © 2008 IEEE.

Cite

CITATION STYLE

APA

Beuchat, J. L., & Muller, J. M. (2008). Automatic generation of modular multipliers for FPGA applications. IEEE Transactions on Computers, 57(12), 1600–1613. https://doi.org/10.1109/TC.2008.102

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free